[OpenWrt-Devel] [PATCH] ramips: mt7620: Fix USB frequency scaling

Naoki FUKAUMI naobsd at gmail.com
Fri Apr 15 01:18:39 EDT 2016


hi,

it seems this patch is not available on patchwork...

anyway,

On Thu, Apr 14, 2016 at 6:51 AM, D. Andrei Măceș <dmaces at nd.edu> wrote:
> The logic for the SoC check got inverted. We need to check if it's
> not a MT76x8.
>
> Signed-off-by: D. Andrei Măceș <dmaces at nd.edu>

I confirmed that this fixes rndis issue
(https://dev.openwrt.org/ticket/22200) on WRH-300CR(MT7620N) too. it
also makes USB performance better.

thank you.

Tested-by: FUKAUMI Naoki <naobsd at gmail.com>

> ---
>  ...080-MIPS-ralink-fix-USB-frequency-scaling.patch | 33 ++++++++++++++++++++++
>  1 file changed, 33 insertions(+)
>  create mode 100644 target/linux/ramips/patches-4.4/0080-MIPS-ralink-fix-USB-frequency-scaling.patch
>
> diff --git a/target/linux/ramips/patches-4.4/0080-MIPS-ralink-fix-USB-frequency-scaling.patch b/target/linux/ramips/patches-4.4/0080-MIPS-ralink-fix-USB-frequency-scaling.patch
> new file mode 100644
> index 0000000..0f3129e
> --- /dev/null
> +++ b/target/linux/ramips/patches-4.4/0080-MIPS-ralink-fix-USB-frequency-scaling.patch
> @@ -0,0 +1,33 @@
> +From ae28413b3b8901ea00af3571e1c90d0228976e16 Mon Sep 17 00:00:00 2001
> +From: John Crispin <blogic at openwrt.org>
> +Date: Mon, 4 Jan 2016 20:23:57 +0100
> +Subject: [PATCH 80/81] MIPS: ralink: fix USB frequency scaling
> +
> +Commit 418d29c87061 ("MIPS: ralink: Unify SoC id handling") was not fully
> +correct. The logic for the SoC check got inverted. We need to check if it
> +is not a MT76x8.
> +
> +Signed-off-by: John Crispin <blogic at openwrt.org>
> +Cc: linux-mips at linux-mips.org
> +Patchwork: https://patchwork.linux-mips.org/patch/11992/
> +Signed-off-by: Ralf Baechle <ralf at linux-mips.org>
> +---
> + arch/mips/ralink/mt7620.c | 2 +-
> + 1 file changed, 1 insertion(+), 1 deletion(-)
> +
> +diff --git a/arch/mips/ralink/mt7620.c b/arch/mips/ralink/mt7620.c
> +index dfb04fc..fc19932 100644
> +--- a/arch/mips/ralink/mt7620.c
> ++++ b/arch/mips/ralink/mt7620.c
> +@@ -439,7 +439,7 @@ void __init ralink_clk_init(void)
> +       ralink_clk_add("10000c00.uartlite", periph_rate);
> +       ralink_clk_add("10180000.wmac", xtal_rate);
> +
> +-      if (IS_ENABLED(CONFIG_USB) && is_mt76x8()) {
> ++      if (IS_ENABLED(CONFIG_USB) && !is_mt76x8()) {
> +               /*
> +                * When the CPU goes into sleep mode, the BUS clock will be
> +                * too low for USB to function properly. Adjust the busses
> +--
> +2.1.4
> +
> --
> 2.1.4
> _______________________________________________
> openwrt-devel mailing list
> openwrt-devel at lists.openwrt.org
> https://lists.openwrt.org/cgi-bin/mailman/listinfo/openwrt-devel
_______________________________________________
openwrt-devel mailing list
openwrt-devel at lists.openwrt.org
https://lists.openwrt.org/cgi-bin/mailman/listinfo/openwrt-devel


More information about the openwrt-devel mailing list